

#### Outline

- √ Section 1 Macro
  - √ (Intellectual property, IP)
- ✓ Section 2 Hard IP: Memory
  - √ Behavior
  - ✓ Usage



#### Outline

- √ Section 1 Macro
  - √ (Intellectual property, IP)
- √ Section 2 Hard IP: Memory
  - √ Behavior
  - ✓ Usage



## Introduction to Intellectual Property

#### ✓ Intellectual Property (IP) core

- What: IP is a design of a logic function that specifies how the elements are interconnected
   // e.g. square root
- Why: A designer can develop more quickly by applying IPs
- How: IPs may be licensed to another party
- Soft macro(IP): Synthesizable RTL
  - Portable and Editable
  - Unpredictable in terms of performance, timing, area, or power
  - IP protection risks
- Firm macro(IP): Netlist format
  - Performance optimization under a specific fabrication technology
  - Need not synthesizing (sometimes it's time wasting)
- Hard macro(IP): Hardware (LEF, GDS2 file format)
  - Specifies the physical pathways and wiring (proved under specific tech.)
  - Moving, rotating, flipping freedom but can't touch the interior (APR)



- √ Imagine that your design is for cellphone screen processing
  - Assume the resolution is 1920\*1080, 24 bits per pixel
  - 50M registers!!
- √ Cellphone becomes large and power-consuming!

size



power





#### Outline

- √ Section 1 Macro
  - **√ (Intellectual property, IP)**
- ✓ Section 2 Hard IP: Memory
  - √ Behavior
  - ✓ Usage



## **Memory Hierarchy**



## AMD Ryzen ZEN3



## Memory

#### ✓ SRAM

- Read and Write Data only
- Memory has less area than register
- Memory is slower than register
- Only one address can be accessed in the same time (single port SRAM vs. dual port )

# 6T SRAM WL VDD M3 M4 M6 BL

#### √ Single port SRAM I/O Description

| Pin    | Description                        |  |
|--------|------------------------------------|--|
| A[9:0] | Address(A[0]=LSB)                  |  |
| D[7:0] | Data input(D[0]=LSB)               |  |
| CLK    | Clock input                        |  |
| CEN    | Chip Enable Negative               |  |
| WEN    | Write Enable <mark>Negative</mark> |  |
| OEN    | Output Enable Negative             |  |
| Q[7:0] | Data Output(Q[0]=LSB)              |  |





## **SRAM Logic Table**

- OEN is a tri-state buffer
- Considering CLK skew, Enable
   Chip at least one cycle before use



#### **SRAM Logic Table**

|   | CEN | WEN | OEN | Data Out  | Mode    | Function                                                                                                                                                         |
|---|-----|-----|-----|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | х   | х   | н   | z         | High-Z  | The data output bus Q[n-1:0] is placed in a high impedance state.<br>Other memory operations are unaffected.                                                     |
| 2 | Н   | x   | L   | Last Data | Standby | Address inputs are disabled; data stored in the memory is retained, but the memory cannot be accessed for new reads or writes. Data outputs remain stable.       |
| 3 | L   | н   | L   | SRAM Data | Read    | Data on the data output bus Q[n-1:0] is read from the memory<br>location specified on the address bus A[m-1:0].                                                  |
| 4 | L   | L   | L   | Data In   | Write   | Data on the data input bus D[n-1:0] is written to the memory location specified on the address bus A[m-1:0], and driven through to the data output bus Q[n-1:0]. |



## Signal example



WEN (write enable negative):

- 0 -> write
- ➤ 1 -> read

#### **Appendix-Write and read in order**



#### **Appendix-Write and read in order**



## **Design Tips**

- ✓ To avoid critical path causing timing violation
  - Add registers after the hard macro
  - Use enable signal to control output register to avoid reading unknown value
- ✓ If a memory macro is used in your design, the timescale should be set according to the timescale specified by memory file
- ✓ Be aware of features and characteristics of hard macro before you use it in your design







## Memory generation example

#### **Example:**

Number of Words: 600

**Number of Bits: 8** 

| 8 bits | Entry 0   |
|--------|-----------|
| 8 bits | Entry 1   |
| 8 bits | Entry 2   |
| 8 bits | Entry 4   |
| 1      | :         |
| i      | i         |
| i      | i         |
| ;      |           |
| •      | •         |
| 8 bits | Entry 599 |

- 1. How many bits of input pins are needed?
- 2. How many bits of address are needed?





#### Memory generation example

#### **Example:**

Number of Words: 600

**Number of Bits: 8** 

1. How many bits of input pins are needed?

2. How many bits of address are needed?

#### Answer:

- D[7:0]
- Q[7:0]
- A [9:0]

 $\frac{1}{2} \log_2 600 = 9.2288186 \approx 10$ 

- 1. How many bits of input pins are needed?
- 2. How many bits of address are needed?



#### Answer:

- D [7:0]
- Q [7:0]
- A [9:0]

 $\rightarrow log_2600 = 9.2288186 \approx 10$ 



NYCU-EE IC LAB SPRING-2022

Lecturer: Yu-Wei Lu

#### Outline

√ Section 1 – GUI

√ Section 2 – Script



## **Memory Compiler GUI steps**

- ✓ Step 1. Execute Xlaunch
  - https://sourceforge.net/projects/xming/
- ✓ Step 2. Check No Access Control
- ✓ Step 3. Press Next or Yes for all other pages







#### **Memory Compiler GUI steps**

Step 4. Log in linux01.ee.nctu.edu.tw

Step 5. Connect to ee08

Using ssh to connect the server, which is

%ssh mem@ee08.ee.nctu.edu.tw

```
linux01 [iclab/iclabta05]% ssh mem@ee08.ee.nctu.edu.tw
mem@ee08.ee.nctu.edu.tw's password:
Last login: Wed Apr 18 2018 00:24:51 +0800 from linux01
Sun Microsystems Inc. SunOS 5.8 Generic Patch February 2004
No mail.
Sun Microsystems Inc. SunOS 5.8 Generic Patch February 2004
$ $ $\begin{align*}
```

pw: mem

◆ You could also directly log in with username "mem" at ee08, just like log in your account in other server



#### **Memory Compiler GUI steps**

- ✓ Step 6: create your own directory
  - \$ mkdir your\_own\_name (ex: iclabxxx)
  - \$ cd your\_own\_name (ex: iclabxxx)
- **✓** Step 7. run the following commands
  - \$ seteny DISPLAY 140.113.x.x:0
  - \$ /RAID2/EDA/memory/CBDK018\_UMC\_Artisan/orig\_lib/aci/ra1sh\_1/bin/ra1sh
- **✓** IP must be 140.113.x.x
- ✓ Press Y to allow requested access to the X server





## **Memory Compiler Interface**





#### **Memory Compiler Parameter**

- Instance Name: memory name
- Number of Words: number of entry for the designed memory
- Number of Bits: number of bits for every entry
- Frequency <MHz>: memory working frequency
- Ring Width: power line width
- Multiplexer Width: 4-to-1, 8-to-1, 16-to-1 multiplexer
- Top Metal Layer: the highest level of metal can be used in memory



#### **Memory Architectures**





#### **Example:**

32 words, 2bit, Multiplexer Width = 8



64 words, 2bit, Multiplexer Width = 16



- **■** Hint: change multiplexer width to make footprint close to square.
  - $\succ$  (bit  $\times$  Mux Width)  $\approx$  (Words  $\div$  Mux Width)
  - $\longrightarrow$  Mux Width<sup>2</sup> $\approx$  Words  $\div$  bit



Spec.

PostScript Datasheet: data sheet (\*.ps) (use ps2pdf for .pdf)

**ASCII datatable:** parameter table (\*.dat)

For designer

**Verilog model:** behavior model (\*.v) (can't be synthesized)

**Synopsys model:** library for synthesis & APR (\*.lib)

For APR **LVS Netlist:** used for LVS

**GDSII Layout:** layout file





#### Outline

√ Section 1 – GUI

√ Section 2 – Script



#### > Step 1. Log in linux??.ee.nctu.edu.tw

#### > Step 2. Connect to ee08

Using ssh to connect the server, which is

%ssh mem@ee08.ee.nctu.edu.tw

```
linux01 [iclab/iclabta02]% ssh mem@ee08.ee.nctu.edu.tw
mem@ee08.ee.nctu.edu.tw's password:
Last login: Fri Oct 01 2021 15:18:59 +0800 from si2pc19.EE.NCTU.
```

pw: mem



> Step 3. Copy the directory /template and name on your own

```
% cp -r template your_own_name (ex: iclabxxx)
```

```
$ ls
template
$ cp -r template iclab777
$ ls
iclab777 template
$ ■
```

> Step 4. Generate the memory you need in your directory

```
% cd your_own_name (ex:iclabxxx)
```

% ./01\_mem\_gen.sh RAISH 256 33 16 200

```
iclab777 template
 cd iclab777
                                                                                    RAISH slow syn.lib
  mem gen.sh
                            09 clean
                                                        RA1SH.v
  lib gen syntax match.sh RAISH.db
                                                                                    RA1SH_typical_syn.lib
                                                        RAISH backup.v
                                                                                    lc shell.tcl
                                                        RAISH fast syn.lib
                            RA1SH.ps
 ./01 mem gen.sh
give 3 inputs under the order:
   number of words
   number of bits
   mux type(4|8|16)
  ./01 mem gen.sh 256 33 16
```



#### > Step 5. Copy the directory back to your account

\$scp -r <your\_mem\_dir> <your\_account>@linux01.ee.nctu.edu.tw:.

```
iclah777 template
$ scp -r iclab777 iclabta05@linux01.ee.nctu.edu.tw:.
iclabta05@linux01.ee.nctu.edu.tw's password:
iclabta05@linux01.ee.nctu.edu.tw's password:
02 lib gen syntax match.sh
                                         267B
                                                  267B/s | TOC: 00:00:01 | 100%
08 delete mem
                                                  24B/s
                                          24B
                                                          TOC: 00:00:01
                                                                           100%
09 clean
                                          11B
                                                  11B/s
                                                          TOC: 00:00:01
                                                                          100%
lcshell.tcl
                                          79B
                                                  79B/s | TOC: 00:00:01 | 100%
RAISH.db
                                         20kB
                                                 20kB/s | TOC: 00:00:01
                                                                          100%
RA1SH.ps
                                        156kB
                                                156kB/s
                                                         TOC: 00:00:01
                                                                          100%
RA1SH.v
                                         19kB
                                                 19kB/s
                                                         TOC: 00:00:01
                                                                         100%
RAISH backup.v
                                        9.6kB
                                                9.6kB/s
                                                         TOC: 00:00:01
                                                                           100%
RA1SH fast syn.lib
                                         18kB
                                                 18kB/s
                                                         TOC: 00:00:01
                                                                           100%
RAISH typical syn.lib
                                                 18kB/s
                                         18kB
                                                          TOC: 00:00:01
                                                                           100%
RAISH slow syn.lib
                                         18kB
                                                 18kB/s
                                                         | TOC: 00:00:01 |
                                                                          100%
01 mem gen.sh
                                         296B
                                                 296B/s
                                                        TOC: 00:00:01 | 100%
$ exit
connection to ee08.ee.nctu.edu.tw closed.
linux01 [iclab/iclabta05]% ls
Desktop
                                   Lab03 DEM0
                                                     Lab04 Demo
                                                                 Pictures
                     Lab02
                                                                             Videos
                                                                  Public
Documents Lab002
                     Lab02 DEM0
                                   Lab03 DEM000
                                                     Lab<sub>05</sub>
                                                                             iclab777
```



- √ Step 6. Generate db file
- **✓** Step 7. Match the syntax of v file



# Use library compiler to generate .db files from .lib files

- > Step 6. Generate (\*.db) from (\*.lib) for (xx.tcl) usage
- Invoke Synopsys% lc\_shell
- Once inside lc\_shell, execute the following Synopsys commands
   lc\_shell> read\_lib xxx.lib
   lc\_shell> write\_lib -format db USERLIB -output xxx.db
  - ◆ Note: Name of (\*.lib) and (\*.db) must be the same.
- Exit lc\_shelllc\_shell> exit
- ✓ After generating the Synopsys model (\*.db), one can generate SDF



## Match the syntax of \*.v file to SDF

#### > Step 7. Match the syntax

✓ Specify the setup time and hold time by replacing \$setuphold(posedge CLK &&& re\_data\_flag,D[9], 1.000, 0.500, NOT\_D9); to \$setuphold(posedge CLK &&& re\_data\_flag,posedge D[9], 1.000, 0.500, NOT\_D9); \$setuphold(posedge CLK &&& re\_data\_flag,negedge D[9], 1.000, 0.500, NOT\_D9);

✓ Specify the delay of io paths by replacing

```
(CLK => Q[0])=(1.000, 1.000, 0.500, 1.000, 0.500, 1.000);
```

to

```
(posedge\ CLK => (Q[0]:1'bx))=(1.000, 1.000, 0.500, 1.000, 0.500, 1.000);
```

- **♦** Note
  - Input part includes CEN, WEN, A, and D
  - Output part includes CLK to Q, and OEN to Q



## Step6, 7 command with a single command

- ✓ Step 6, 7 can be done with a single command.
- ✓ Take care not to perform the same action twice. (ex: manually changed an run the command again)
- **✓ If you do wrong, you should redo from generating the memory.**
- ✓ Command: ./02\_lib\_gen\_syntax\_match.sh

```
linux01 [iclabta02/iclabtatttttt]% ./02_lib_gen_syntax_match.sh
Memory Name ?
```

✓ With this command, the db file will be generated and .v file will be changed automatically



#### **Move files**

- ✓ Step 8. After you get .db file and .v file, put them to Exercise/04\_MEM folder.
- ✓ Step 9. Edit the file\_list.f in /01\_RTL/ folder.

  For example:

✓ Then you can use them to run behavior simulation and synthesis.



#### Remind!

✓ When using IP, information in lib file belong to certain module name, so modifying module name in v file is forbidden.

```
module RA1SH1 (
   Q,
   CLK,
   CEN,
   WEN,
   Α,
   D,
   0EN
                        BITS = 38;
   parameter
                        word_depth = 1056;
   parameter
                        addr width = 11;
   parameter
                        wordx = \{BITS\{1'bx\}\};
   parameter
                        addrx = {addr_width{1'bx}};
   parameter
```

can not modify



# JasperGold Superlint

NYCU-EE IC LAB SPRING-2022

Lecturer: Yu-Wei Lu

### **Outline**

- **✓** Overview
- **✓ Choose Configure Checks**
- **✓ Import Design File**
- **✓ Setup the Clock and Reset**
- **✓ Extract and Prove Superlint Checks**



## **Overview**

- ✓ Superlint combines traditional RTL linting and formal analysis, deriving rich property-based functional checks from the RTL automatically.
- ✓ Superlint includes comprehensive lint and DFT checks.
- **✓** Two modes of superlint
  - Command line mode (batch mode)
  - Graphic User Interface(GUI) mode: user-friendly!!



# Overview (cont.)

### **✓ Invoke JasperGold Superlint:**

By command % jg –superlint &





# **Choose Configure Checks**

### **✓** Configure Checks to Run

- Using the Application -> Configure Superlint Checks
- Or press the button





# Import Design File

### **✓** Analyze the Design

- Using the *Design -> Analyze RTL*
- Or press the button





### **✓** If using DesignWare IP

− 「−bbox\_m XXXX」

```
INFO: reading configuration file "/RAID2/COURSE/iclab/iclabta02/.config/jasper/jaspergold.co
% check_superlint -init
% analyze -v2k {/home/RAID2/COURSE/iclab/iclabta02/Lab05_2021fall/EXERCISE/01_RTL/TMIP.v};
analyze -v2k {/home/RAID2/COURSE/iclab/iclabta02/Lab05_2021fall/EXERCISE/04_MEM/RAISH256VER2.v};
```



```
INFO: reading configuration file "/RAID2/COURSE/iclab/iclabta02/.config/jasper/jaspergold.co

% check_superlint -init
% analyze -v2k {/home/RAID2/COURSE/iclab/iclabta02/Lab05_2021fall/EXERCISE/01_RTL/TMIP.v};
analyze -v2k {/home/RAID2/COURSE/iclab/iclabta02/Lab05_2021fall/EXERCISE/04_MEM/RAISH256VER2.v}
-bbox_m DE_minmax;
```

#### **✓ Elaborate**

% elaborate



# Setup the clock and Reset

### ✓ Setup the Clock

press the button







# Setup the clock and Reset (cont.)

### ✓ Setup the Reset

press the button





# **Extract and Prove Superlint Checks**

#### **✓** Press the Button







# **Extract and Prove Superlint Checks**

**✓** Then you can see the violation messages





# **Extract and Prove Superlint Checks**

### ✓ Check the violation description



Double click the violation message to view the information

